# ECE M116C / CS 151B: Week 10 Section

## **Page Tables**



2

#### **Hierarchical Page Table**

-Virtual addresses are sparse, thus, can make page table storage compact by leveraging this sparsity!

-lssue: more memory accesses



3

#### **VIPT**

- -VIPT: Virtually Indexed, Physically Tagged Cache
- -Goal: access TLB and L1 cache in parallel (can't access L1 first because of aliasing)
- -If we can confirm the PPN = Tag, then we can access the data in the L1 cache
- -Hit time: time to access L1 cache
- -Limitation: cache is small
- -Index bits + BO bits <= Page Offset Bits (If not, aliasing!)</pre>



### "Weak" Memory Model

- Anything goes: any order of loads, stores, per thread, may be seen
- Need to use fences, barriers, and locks to dictate order of observed execution

#### Fence vs Barrier vs Lock

- **Fence**: waits for all memory instructions before it to finish (per core)
- Barrier (external fence): blocks execution of threads until the correct number of threads have reached a given point.
- Lock: prevents other threads from accessing a shared region of memory

#### **Total Store Order**

- Maintain order of stores to stores, and loads to loads, per thread
- Can move loads before other stores, or stores before other loads, as long as there isn't a dependency
  - Not allowed to reorder: load x2, 0(x3)
    store x4, 0(x3)
  - Allowed to reorder: store x2, 0(x3) load x4, 0(x5)

November 30, 2022 7

## **Sequential Consistency**

- The order of loads and stores, per thread, stays the same
- Problem: we lose benefits of multicore. Very slow

#### HW6, Question 1, a

- Approach:
  - Find possible outcomes of x2, x3, per thread, regardless of memory model
  - Given memory model, find which order of code is allowed/not allowed
  - Find an order of code that results in each possible outcome, if possible given the memory model

#### HW6, Question 1, b

#### Approach:

- Realize that barriers can be used to synchronize between threads (resulting in a desired outcome)
- Find the values of M[A] and M[B] that are needed in each thread to result in x2=0, x3=0, for each thread
- Place barriers that make it such that x2 is set to 0, x3 is set to 0, per thread

November 30, 2022 10

### **MOESIF: FSM Diagram**

Draw the FSM diagram for MOESIF

November 30, 2022 11

## **MOESIF: FSM Diagram**

